Fan-out wafer-level packaging
Fan-out wafer-level packaging (also known as wafer-level fan-out packaging, fan-out WLP, FOWL packaging, FO-WLP, FOWLP, etc.) is an integrated circuit packaging technology, and an enhancement of standard wafer-level packaging (WLP) solutions.[1][2] Fan-out packaging is seen as a low cost advanced packaging alternative to packages that use silicon interposers, such as those seen in 2.5D and 3D packages.[3][4]
In conventional technologies, a
Fan-out WLP was developed to relax that limitation. It provides a smaller package footprint along with improved thermal and electrical performance compared to conventional packages, and allows having higher number of contacts without increasing the die size.
In contrast to standard WLP flows, in fan-out WLP the wafer is diced first. But then the dies are very precisely re-positioned on a carrier wafer or panel, with space for fan-out kept around each die. The carrier is then reconstituted by molding, followed by making a redistribution layer atop the entire molded area (both atop the chip and atop the adjacent fan-out area), and then forming solder balls on top and dicing the wafer. This is known as a chip-first flow. Panel level packaging uses a large panel instead of a wafer to carry out the packaging process.[6] High end fan-out packages are those with lines and spaces narrower than 8 microns.[4] Fan-out packages can also have several dies,[5] and passive components.[6] The first fan-out packages were developed by Infineon in the mid-2000s for use in mobile phone chips.[5]
See also
References
- ^ Korczynski, Ed (May 5, 2014). "Wafer-level packaging of ICs for mobile systems of the future". Semiconductor Manufacturing & Design Community. Archived from the original on August 16, 2018. Retrieved September 24, 2018.
- ^ "Fan-out Wafer Level Packaging". Orbotech. n.d. Archived from the original on September 22, 2018. Retrieved September 24, 2018.
- ^ LaPedus, Mark (May 20, 2021). "Advanced Packaging's Next Wave". Semiconductor Engineering.
- ^ a b Sperling, Ed (March 5, 2018). "Toward High-End Fan-Outs". Semiconductor Engineering.
- ^ a b c LaPedus, Mark (June 17, 2021). "Fan-Out Packaging Options Grow". Semiconductor Engineering.
- ^ a b LaPedus, Mark (February 5, 2018). "Fan-Out Wars Begin". Semiconductor Engineering.
External links
- "Fan-out Wafer Level Packaging (FOWLP)". 3dic.org. October 12, 2016. Archived from the original on September 23, 2018. Retrieved September 24, 2018.
- Butler, David (August 2016). "Fan-Out Wafer Level Packaging: Breakthrough advantages and surmountable challenges". Solid State Technology (www.solid-state.com). Archived from the original on September 24, 2018. Retrieved September 24, 2018.
- "Fan-Out Wafer Level Packaging. Patent Landscape Analysis" (PDF). Know Made Patent & Technology Intelligence. November 2016. Archived (PDF) from the original on September 24, 2018. Retrieved September 24, 2018.